Non-Fiction Books:

Design of Interconnection Networks for Programmable Logic

Click to share your rating 0 ratings (0.0/5.0 average) Thanks for your vote!

Format:

Hardback
$293.00
Available from supplier

The item is brand new and in-stock with one of our preferred suppliers. The item will ship from a Mighty Ape warehouse within the timeframe shown.

Usually ships in 3-4 weeks
Free Delivery with Primate
Join Now

Free 14 day free trial, cancel anytime.

Buy Now, Pay Later with:

4 payments of $73.25 with Afterpay Learn more

6 weekly interest-free payments of $48.83 with Laybuy Learn more

Availability

Delivering to:

Estimated arrival:

  • Around 12-24 June using International Courier

Description

The complexity of digital logic systems has increased steadily and rapidly for the last several decades due to a steady trend in technology scaling. As current manufacturing technology reaches the deep-submicron level, more and more low-level design effort is required to create a working design. This presents a growing cost and productivity problem for digital systems, which are also tending to increase in complexity at the systems level. At the same time, the capabilities of programmable logic devices have been advancing as they have progressed from PALs to CPLDs and now to FPGAs. Modern-day FPGAs can implement entire digital systems. They are increasingly attractive to systems-level designers, but in many cases their performance is inadequate, or they contain insufficient memory, or they lack key intellectual property cores. Hence, there is a growing demand for merging programmable logic technology with custom deep-submicron VLSI technology. If there is one particular aspect of programmable logic that is not well understood, that consumes the most area, or that is responsible for the most delay, it is the interconnect. This volume presents the latest research results on the design of interconnect for programmable logic. The emphasis is on building the knowledge and tools for the automatic generation of interconnect structures. In this regard, the book presents design methodologies and applications for sparsely populated crossbars, clusters of lookup tables, switch blocks, and transistor-level routing switch design. It provides valuable information for both designers and architects about the area and delay implications of programmable interconnect. FPGA architects and System-on-Chip designers interested in exploring the integration of custom logic and programmable logic should find this work particularly useful.
Release date NZ
November 30th, 2003
Audiences
  • Professional & Vocational
  • Technical / Manuals
Illustrations
12 Illustrations, black and white; XX, 206 p. 12 illus.
Pages
206
Dimensions
155x235x19
ISBN-13
9781402077005
Product ID
3724168

Customer reviews

Nobody has reviewed this product yet. You could be the first!

Write a Review

Marketplace listings

There are no Marketplace listings available for this product currently.
Already own it? Create a free listing and pay just 9% commission when it sells!

Sell Yours Here

Help & options

Filed under...