Non-Fiction Books:

Interconnect and Temperature Aware Unified Physical and High Level Synthesis

Click to share your rating 0 ratings (0.0/5.0 average) Thanks for your vote!

Format:

Hardback
  • Interconnect and Temperature Aware Unified Physical and High Level Synthesis on Hardback by Vyas Krishnan
  • Interconnect and Temperature Aware Unified Physical and High Level Synthesis on Hardback by Vyas Krishnan
$341.00
Releases

Pre-order to reserve stock from our first shipment. Your credit card will not be charged until your order is ready to ship.

Available for pre-order now
Free Delivery with Primate
Join Now

Free 14 day free trial, cancel anytime.

Buy Now, Pay Later with:

4 payments of $85.25 with Afterpay Learn more

6 weekly interest-free payments of $56.83 with Laybuy Learn more

Pre-order Price Guarantee

If you pre-order an item and the price drops before the release date, you'll pay the lowest price. This happens automatically when you pre-order and pay by credit card or pickup.

If paying by PayPal, Afterpay, Laybuy, Zip, Klarna, POLi, Online EFTPOS or internet banking, and the price drops after you have paid, you can ask for the difference to be refunded.

If Mighty Ape's price changes before release, you'll pay the lowest price.

Availability

This product will be released on

Delivering to:

It should arrive:

  • 19-26 November using International Courier

Description

The exponential scaling in CMOS transistor sizes over the past three decades have enabled spectacular advances in integrated circuit technology, allowing the integration of more than a billion transistors in modern very large-scale integrated (VLSI) circuits. Over the last four decades, transistor scaling has followed Moore's law, and according to projections made by the International Technology Roadmap for Semiconductors (ITRS), minimum feature sizes are expected to reach 22nm by 2012. The primary drivers for transistor scaling are the associated benefits of lower system costs, improved performance, and system reliability. However, continuous device and interconnect scaling trends in deep submicron designs have created new challenges for integrated circuit designers such as increased interconnect delays due to rising parasitic resistance and capacitance of on-chip wiring, increased on-chip power densities, and performance and reliability problems posed by on-chip thermal gradients and thermal-hotspots. Thus, the major challenge is in achieving reliable, high-performance system implementations, all the way from the micro-architecture level down to the layout level. In order to realize such an implementation, a unified physical-level and high-level synthesis method becomes paramount, to ensure predictability of HLS design flows and minimize design iterations.
Release date NZ
November 12th, 2025
Audience
  • Professional & Vocational
Edition
1st ed. 2026
Illustrations
Approx. 250 p.
Pages
250
ISBN-13
9789400718920
Product ID
25200724

Customer previews

Nobody has previewed this product yet. You could be the first!

Write a Preview

Help & options

Filed under...